S3C80A5B
BASIC TIMER AND TIMER 0
10-7
During a power-on reset operation, the CPU is idle during the required oscillation
stabilizatiin interval (until bit 4 of the basic timer counter overflows).
It is available only in using interval mode.
NOTES:
1.
2.
Bits 7,6
Bit 0
X
IN
Bits 3,2
RESET
or Stop
Clear
Data Bus
Bit 1
Data Bus
Match Signal
T0CON.3
T0OVF
8-Bit Basic Counter
(Read-Only)
OVF
Bit 2
Bit 3
OVF
DIV
R
1/4096
1/1024
1/128
P2.1/T0CK
Bit 1
PND
T0CON.0
Match
(2)
P2.0
Bits 5,4
T0PWM
T0INT
RESET
Data Bus
Basic Timer Control Register
Timer 0 Control Register
MUX
MUX
DIV
1/4096
1/1024
1/128
R
Basic Timer Control Register
(Write '1010xxxxB' to disable)
8-Bit Up-Counter
(Read-Only)
R
8-Bit Comparator
Timer 0 Buffer Reg
Timer 0 Data Register
(Read/Write)
Clear
Figure 10-5. Basic Timer and Timer 0 Block Diagram