INTERRUPT STRUCTURE
S3C80A5B
5-10
SYSTEM MODE REGISTER (SYM)
The system mode register, SYM (set 1, DEH), is used to globally enable and disable interrupt processing and to
control fast interrupt processing (see Figure 5-5).
A reset clears SYM.7, SYM.1, and SYM.0 to "0". The 3-bit value for fast interrupt level selection, SYM.4–SYM.2,
is undetermined.
The instructions EI and DI enable and disable global interrupt processing, respectively, by modifying the bit 0
value of the SYM register. An Enable Interrupt (EI) instruction must be included in the initialization routine, which
follows a reset operation, in order to enable interrupt processing. Although you can manipulate SYM.0 directly to
enable and disable interrupts during normal operation, we recommend using the EI and DI instructions for this
purpose.
System Mode Register (SYM)
DEH, Set 1, R/W
Global interrupt enable bit:
0 = Disable all interrupts
1 = Enable all interrupts
Not used for the S3C80A5B
External interface
tri-state enable bit:
0 = Normal (Tri-state)
1 = High (Tri-state)
Fast interrupt enable bit:
0 = Disable fast interrupt
1 = Enable fast interrupt
Fast interrupt level
selection bits:
0 0 0
0 0 1
0 1 0
0 1 1
1 0 0
1 0 1
1 1 0
1 1 1
IRQ0
IRQ1
Not used
Not used
Not used
Not used
IRQ6
IRQ7
NOTE:
An external memory interface is not implemented.
MSB
LSB
.5
.7
.6
.4
.3
.2
.1
.0
Figure 5-5. System Mode Register (SYM)