Copyright © Siemens AG 2016. All rights reserved
255
ERTEC 200P-2 Manual
Technical data subject to change
Version 1.0
The division factor reduced by 1 is entered here. Load value 0x000
is converted to 0x001 by the HW.
Register:
FILT_RELOAD_5
Address: 20h
Bits:
9dt0
Reset value:
000h
Attributes: r
w
Description:
Load value of clock divider 5
The division factor reduced by 1 is entered here. Load value 0x000
is converted to 0x001 by the HW.
Register:
FILT_RELOAD_6
Address: 24h
Bits:
9dt0
Reset value:
000h
Attributes: r
w
Description:
Load value of clock divider 6
The division factor reduced by 1 is entered here. Load value 0x000
is converted to 0x001 by the HW.
Register:
FILT_RELOAD_7
Address: 28h
Bits:
9dt0
Reset value:
000h
Attributes: r
w
Description:
Load value of clock divider 7
The division factor reduced by 1 is entered here. Load value 0x000
is converted to 0x001 by the HW.
Register:
FILT_DELAY_0
Address: 2Ch
Bits:
31dt0
Reset value:
FFFFFFFFh
Attributes: r
w
Description:
Bit
Identifier
Reset Attr.
Function / Description
3dt0 IN_DELAY_0
Fh r
w
Selection of clock source for input signal 0:
0x0: CLOCK0
0x1: CLOCK1
0x2: CLOCK2
0x3: CLOCK3
0x4: CLOCK4
0x5: CLOCK5
0x6: CLOCK6
0x7: CLOCK7
0x8 - 0xE: no filtering, only synchronization
0xF: no filtering and no synchronization,
only forwarding
7dt4 IN_DELAY_1
Fh r
w
see
IN_DELAY_0
11dt8 IN_DELAY_2
Fh r
w
see
IN_DELAY_0