Copyright © Siemens AG 2016. All rights reserved
382
ERTEC 200P-2 Manual
Technical data subject to change
Version 1.0
h
h
APB
Register:
QVZ_EMC_ADR
Address: 2Ch
Bits:
31dt0
Reset value: 0h
Attribu-
tes:
rh
Description:
Address that resulted in QVZ at EMC
Bit Identifier
Reset Attr. Function / Description
31dt0 QVZ_EMC_ADR
00000000
h
r
h
Address that resulted in QVZ at EMC
Register:
MEM_SWAP
Address: 30h
Bits:
31dt0
Reset value: 0h
Attribu-
tes:
r
w
Description:
Memory swapping in segment 0 on the AHB (ROM, EMC-
SDRAM, EMC standard memory, I/D-TCM)
Bit Identifier
Reset Attr. Function / Description
1dt0 SWAP
xh
r w
Selection of memory in segment 0 on
the AHB:
00: Boot ROM from addr 0h
01: EMC-SDRAM from addr 0h (only
the first 64 MByte)
10: EMC standard memory from addr
0h (only the first 64 MByte)
11: reserved (no memory range is to
addr 0h; QVZ is generated upon ac-
cess)
Register:
M_LOCK_CTRL
Address: 34h
Bits:
31dt0
Reset value: 0h
Attribu-
tes:
(r)
(w)
Description:
AHB master lock enable. Master-specific enable of AHB
lock function.
Bit Identifier
Reset Attr. Function / Description
0 LE_ARM926_I
0h
r w
Lock enable, AHB master ARM926-I:
(I-master does not support locked
transfers)
0: Lock disabled
1: Lock enabled
1 LE_ARM926_D
0h
r w
Lock enable, AHB master ARM926-D:
0: Lock disabled