Chapter 21
Debug Interface
The SiFive FE310-G000 includes the JTAG debug transport module (DTM) described in
The
RISC‑V Debug Specification 0.11
. This enables a single external industry-standard 1149.1
JTAG interface to test and debug the system. The JTAG interface is directly connected to input
pins.
21.1
JTAG TAPC State Machine
The JTAG controller includes the standard TAPC state machine shown in Figure 13. The state
machine is clocked with TCK. All transitions are labelled with the value on TMS, except for the
arc showing asynchronous reset when TRST=0.
SiFive FE310-G000 Manual: v3p2
© SiFive, Inc.
Page 112