The SiFive FE310-G002 includes the JTAG debug transport module (DTM) described in
The
RISC‑V Debug Specification 0.13
. This enables a single external industry-standard 1149.1
JTAG interface to test and debug the system. The JTAG interface is directly connected to input
pins.
The JTAG controller includes the standard TAPC state machine shown in Figure 13. The state
machine is clocked with TCK. All transitions are labelled with the value on TMS, except for the
arc showing asynchronous reset when TRST=0.
111
Summary of Contents for FE310-G002
Page 1: ...SiFive FE310 G002 Manual v19p05 SiFive Inc ...
Page 11: ...Figure 1 FE310 G002 top level block diagram Copyright 2019 SiFive Inc All rights reserved 9 ...
Page 15: ...Chapter 2 List of Abbreviations and Terms 13 ...
Page 23: ...Chapter 4 Memory Map The memory map of the FE310 G002 is shown in Table 4 21 ...