Interrupt latency for the FE310-G002 is 4 cycles, as counted by the numbers of cycles it takes
from signaling of the interrupt to the hart to the first instruction fetch of the handler.
Global interrupts routed through the PLIC incur additional latency of 3 cycles where the PLIC is
clocked by
coreClk
. This means that the total latency, in cycles, for a global interrupt is: 4 + 3.
This is a best case cycle count and assumes the handler is cached or located in ITIM. It does
not take into account additional latency from a peripheral source.
Copyright © 2019, SiFive Inc. All rights reserved.
41
Summary of Contents for FE310-G002
Page 1: ...SiFive FE310 G002 Manual v19p05 SiFive Inc ...
Page 11: ...Figure 1 FE310 G002 top level block diagram Copyright 2019 SiFive Inc All rights reserved 9 ...
Page 15: ...Chapter 2 List of Abbreviations and Terms 13 ...
Page 23: ...Chapter 4 Memory Map The memory map of the FE310 G002 is shown in Table 4 21 ...