C8051F120/1/2/3/4/5/6/7
Rev. 1.2
191
Figure 16.4. FLSCL: FLASH Memory Control
Bits 7-6: Unused.
Bits 5-4: FLRT: FLASH Read Time.
These bits should be programmed to the smallest allowed value, according to the system clock speed.
00: SYSCLK <= 25 MHz.
01: SYSCLK <= 50 MHz.
10: SYSCLK <= 75 MHz.
11: SYSCLK <= 100 MHz.
Bits 3-1: RESERVED. Read = 000b. Must Write 000b.
Bit 0:
FLWE: FLASH Write/Erase Enable.
This bit must be set to allow FLASH writes/erasures from user software.
0: FLASH writes/erases disabled.
1: FLASH writes/erases enabled.
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset Value
-
-
FLRT
Reserved
Reserved
Reserved
FLWE
10000000
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
SFR Address:
SFR Address:
SFR Page:
0xB7
0
Summary of Contents for C8051F120
Page 2: ...C8051F120 1 2 3 4 5 6 7 2 Rev 1 2 Notes ...
Page 8: ...C8051F120 1 2 3 4 5 6 7 8 Rev 1 2 26 2 Flash Programming Commands 318 26 3 Debug Support 321 ...
Page 16: ...C8051F120 1 2 3 4 5 6 7 16 Rev 1 2 Notes ...
Page 48: ...C8051F120 1 2 3 4 5 6 7 48 Rev 1 2 ...
Page 98: ...C8051F120 1 2 3 4 5 6 7 98 Rev 1 2 ...
Page 106: ...C8051F120 1 2 3 4 5 6 7 106 Rev 1 2 Notes ...
Page 183: ...C8051F120 1 2 3 4 5 6 7 Rev 1 2 183 Notes ...
Page 184: ...C8051F120 1 2 3 4 5 6 7 184 Rev 1 2 ...
Page 214: ...C8051F120 1 2 3 4 5 6 7 214 Rev 1 2 Notes ...