C8051F120/1/2/3/4/5/6/7
Rev. 1.2
215
19.
PORT INPUT/OUTPUT
The C8051F12x family of devices are fully integrated mixed-signal System on a Chip MCUs with 64 digital I/O pins
(C8051F120/2/4/6) or 32 digital I/O pins (C8051F121/3/5/7), organized as 8-bit Ports. All ports are both bit- and
byte-addressable through their corresponding Port Data registers. All Port pins are 5 V-tolerant, and all support con-
figurable Open-Drain or Push-Pull output modes and weak pull-ups. A block diagram of the Port I/O cell is shown in
Figure 19.1. Complete Electrical Specifications for the Port I/O pins are given in Table 19.1.
DGND
/PORT-OUTENABLE
PORT-OUTPUT
PUSH-PULL
VDD
VDD
/WEAK-PULLUP
(WEAK)
PORT
PAD
ANALOG INPUT
Analog Select
(Ports 1, 2, and 3)
PORT-INPUT
Figure 19.1. Port I/O Cell Block Diagram
Table 19.1. Port I/O DC Electrical Characteristics
VDD = 2.7 V to 3.6 V, -40°C to +85°C unless otherwise specified.
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
Output High Voltage (V
OH
) I
OH
= -3 mA, Port I/O Push-Pull
I
OH
= -10 µA, Port I/O Push-Pull
I
OH
= -10 mA, Port I/O Push-Pull
VDD - 0.7
VDD - 0.1
VDD-0.8
V
Output Low Voltage (V
OL
) I
OL
= 8.5 mA
I
OL
= 10 µA
I
OL
= 25 mA
1.0
0.6
0.1
V
Input High Voltage (VIH)
0.7 x VDD
Input Low Voltage (VIL)
0.3 x
VDD
Input Leakage Current
DGND < Port Pin < VDD, Pin Tri-state
Weak Pull-up Off
Weak Pull-up On
10
± 1
µA
Input Capacitance
5
pF
Summary of Contents for C8051F120
Page 2: ...C8051F120 1 2 3 4 5 6 7 2 Rev 1 2 Notes ...
Page 8: ...C8051F120 1 2 3 4 5 6 7 8 Rev 1 2 26 2 Flash Programming Commands 318 26 3 Debug Support 321 ...
Page 16: ...C8051F120 1 2 3 4 5 6 7 16 Rev 1 2 Notes ...
Page 48: ...C8051F120 1 2 3 4 5 6 7 48 Rev 1 2 ...
Page 98: ...C8051F120 1 2 3 4 5 6 7 98 Rev 1 2 ...
Page 106: ...C8051F120 1 2 3 4 5 6 7 106 Rev 1 2 Notes ...
Page 183: ...C8051F120 1 2 3 4 5 6 7 Rev 1 2 183 Notes ...
Page 184: ...C8051F120 1 2 3 4 5 6 7 184 Rev 1 2 ...
Page 214: ...C8051F120 1 2 3 4 5 6 7 214 Rev 1 2 Notes ...