C8051F120/1/2/3/4/5/6/7
262
Rev. 1.2
Table 21.1. SPI Slave Timing Parameters
PARAMETER
DESCRIPTION
MIN
MAX
UNITS
MASTER MODE TIMING
†
(See Figure 21.12 and Figure 21.13)
T
MCKH
SCK High Time
1*T
SYSCLK
ns
T
MCKL
SCK Low Time
1*T
SYSCLK
ns
T
MIS
MISO Valid to SCK Shift Edge
1*T
SYSCLK
+ 20
ns
T
MIH
SCK Shift Edge to MISO Change
0
ns
SLAVE MODE TIMING
†
(See Figure 21.14 and Figure 21.15)
T
SE
NSS Falling to First SCK Edge
2*T
SYSCLK
ns
T
SD
Last SCK Edge to NSS Rising
2*T
SYSCLK
ns
T
SEZ
NSS Falling to MISO Valid
4*T
SYSCLK
ns
T
SDZ
NSS Rising to MISO High-Z
4*T
SYSCLK
ns
T
CKH
SCK High Time
5*T
SYSCLK
ns
T
CKL
SCK Low Time
5*T
SYSCLK
ns
T
SIS
MOSI Valid to SCK Sample Edge
2*T
SYSCLK
ns
T
SIH
SCK Sample Edge to MOSI Change
2*T
SYSCLK
ns
T
SOH
SCK Shift Edge to MISO Change
4*T
SYSCLK
ns
T
SLH
Last SCK Edge to MISO Change (CKPHA = 1 ONLY)
6*T
SYSCLK
8*T
SYSCLK
ns
†
T
SYSCLK
is equal to one period of the device system clock (SYSCLK).
Summary of Contents for C8051F120
Page 2: ...C8051F120 1 2 3 4 5 6 7 2 Rev 1 2 Notes ...
Page 8: ...C8051F120 1 2 3 4 5 6 7 8 Rev 1 2 26 2 Flash Programming Commands 318 26 3 Debug Support 321 ...
Page 16: ...C8051F120 1 2 3 4 5 6 7 16 Rev 1 2 Notes ...
Page 48: ...C8051F120 1 2 3 4 5 6 7 48 Rev 1 2 ...
Page 98: ...C8051F120 1 2 3 4 5 6 7 98 Rev 1 2 ...
Page 106: ...C8051F120 1 2 3 4 5 6 7 106 Rev 1 2 Notes ...
Page 183: ...C8051F120 1 2 3 4 5 6 7 Rev 1 2 183 Notes ...
Page 184: ...C8051F120 1 2 3 4 5 6 7 184 Rev 1 2 ...
Page 214: ...C8051F120 1 2 3 4 5 6 7 214 Rev 1 2 Notes ...