C8051F120/1/2/3/4/5/6/7
74
Rev. 1.2
Figure 6.7. ADC0CF: ADC0 Configuration Register
Bits7-3:
AD0SC4-0: ADC0 SAR Conversion Clock Period Bits.
SAR Conversion clock is derived from system clock by the following equation, where
AD0SC
refers
to the 5-bit value held in AD0SC4-0, and
CLK
SAR0
refers to the desired ADC0 SAR clock (Note: the
ADC0 SAR Conversion Clock should be less than or equal to
2.5 MHz).
When the AD0SC bits are equal to 00000b, the SAR Conversion clock is equal to SYSCLK to facili-
tate faster ADC conversions at slower SYSCLK speeds.
Bits2-0:
AMP0GN2-0: ADC0 Internal Amplifier Gain (PGA).
000: Gain = 1
001: Gain = 2
010: Gain = 4
011: Gain = 8
10x: Gain = 16
11x: Gain = 0.5
SFR Page:
SFR Address:
0
0xBC
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset Value
AD0SC4
AD0SC3
AD0SC2
AD0SC1
AD0SC0 AMP0GN2 AMP0GN1 AMP0GN0 11111000
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
AD
0
SC
SYSCLK
2
C
×
LK
SAR
0
-------------------------------- 1
–
=
AD
0
SC
00000b
>
(
)
Summary of Contents for C8051F120
Page 2: ...C8051F120 1 2 3 4 5 6 7 2 Rev 1 2 Notes ...
Page 8: ...C8051F120 1 2 3 4 5 6 7 8 Rev 1 2 26 2 Flash Programming Commands 318 26 3 Debug Support 321 ...
Page 16: ...C8051F120 1 2 3 4 5 6 7 16 Rev 1 2 Notes ...
Page 48: ...C8051F120 1 2 3 4 5 6 7 48 Rev 1 2 ...
Page 98: ...C8051F120 1 2 3 4 5 6 7 98 Rev 1 2 ...
Page 106: ...C8051F120 1 2 3 4 5 6 7 106 Rev 1 2 Notes ...
Page 183: ...C8051F120 1 2 3 4 5 6 7 Rev 1 2 183 Notes ...
Page 184: ...C8051F120 1 2 3 4 5 6 7 184 Rev 1 2 ...
Page 214: ...C8051F120 1 2 3 4 5 6 7 214 Rev 1 2 Notes ...