C8051F120/1/2/3/4/5/6/7
Rev. 1.2
91
Figure 7.6. ADC2CF: ADC2 Configuration Register
Bits7-3:
AD2SC4-0: ADC2 SAR Conversion Clock Period Bits.
SAR Conversion clock is derived from system clock by the following equation, where
AD2SC
refers
to the 5-bit value held in AD2SC4-0, and
CLK
SAR2
refers to the desired ADC2 SAR clock (Note: the
ADC2 SAR Conversion Clock should be less than or equal to
7.5 MHz).
Bit2:
UNUSED. Read = 0b; Write = don’t care.
Bits1-0:
AMP2GN1-0: ADC2 Internal Amplifier Gain (PGA).
00: Gain = 0.5
01: Gain = 1
10: Gain = 2
11: Gain = 4
SFR Page:
SFR Address:
2
0xBC
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset Value
AD2SC4
AD2SC3
AD2SC2
AD2SC1
AD2SC0
-
AMP2GN1 AMP2GN0 11111000
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
AD
2
SC
SYSCLK
CLK
SAR
2
----------------------- 1
–
=
Summary of Contents for C8051F120
Page 2: ...C8051F120 1 2 3 4 5 6 7 2 Rev 1 2 Notes ...
Page 8: ...C8051F120 1 2 3 4 5 6 7 8 Rev 1 2 26 2 Flash Programming Commands 318 26 3 Debug Support 321 ...
Page 16: ...C8051F120 1 2 3 4 5 6 7 16 Rev 1 2 Notes ...
Page 48: ...C8051F120 1 2 3 4 5 6 7 48 Rev 1 2 ...
Page 98: ...C8051F120 1 2 3 4 5 6 7 98 Rev 1 2 ...
Page 106: ...C8051F120 1 2 3 4 5 6 7 106 Rev 1 2 Notes ...
Page 183: ...C8051F120 1 2 3 4 5 6 7 Rev 1 2 183 Notes ...
Page 184: ...C8051F120 1 2 3 4 5 6 7 184 Rev 1 2 ...
Page 214: ...C8051F120 1 2 3 4 5 6 7 214 Rev 1 2 Notes ...