C8051F300/1/2/3/4/5
Rev. 2.9
15
Figure 1.1. C8051F300/2 Block Diagram
Figure 1.2. C8051F301/3/4/5 Block Diagram
Port 0
Latch
UART
8kbyte
FLASH
256 byte
SRAM
POR
SFR Bus
8
0
5
1
C
o
r
e
Timer 0, 1
PCA/
WDT
8-bit
500ksps
ADC
A
M
U
X
AIN0-AIN7
P
0
D
r
v
VREF
X
B
A
R
Port I/O Mode
& Config.
XBAR
Control
Reset
XTAL1
XTAL2
External
Oscillator
Circuit
System Clock
Precision
Internal
Oscillator
Clock & Reset
Configuration
Analog/Digital
Power
Debug HW
VDD
ADC
Config. &
Control
SMBus
x2
x4
x2
C2D
C2D
CP0
PGA
+
-
Temp
CP0
P0.0/VREF
P0.1
P0.2/XTAL1
P0.3/XTAL2
P0.4/TX
P0.5/RX
P0.6/CNVSTR
P0.7/C2D
VDD
GND
/RST/C2CK
Brown-
Out
VDD
CNVSTR
Port 0
Latch
UART
8k/4k/2k
byte
FLASH
256 byte
SRAM
POR
SFR Bus
8
0
5
1
C
o
r
e
Timer 0, 1
PCA/
WDT
P
0
D
r
v
X
B
A
R
Port I/O Mode
& Config.
XBAR
Control
Reset
XTAL1
XTAL2
External
Oscillator
Circuit
System Clock
Precision
Internal
Oscillator
Clock & Reset
Configuration
Analog/Digital
Power
Debug HW
SMBus
x2
x4
x2
C2D
C2D
CP0
+
-
CP0
P0.0/VREF
P0.1
P0.2/XTAL1
P0.3/XTAL2
P0.4/TX
P0.5/RX
P0.6
P0.7/C2D
VDD
GND
/RST/C2CK
Brown-
Out
Summary of Contents for C8051F300
Page 2: ...C8051F300 1 2 3 4 5 2 Rev 2 9 NOTES ...
Page 6: ...C8051F300 1 2 3 4 5 6 Rev 2 9 NOTES ...
Page 48: ...C8051F300 1 2 3 4 5 48 Rev 2 9 NOTES ...
Page 56: ...C8051F300 1 2 3 4 5 56 Rev 2 9 NOTES ...
Page 82: ...C8051F300 1 2 3 4 5 82 Rev 2 9 NOTES ...
Page 88: ...C8051F300 1 2 3 4 5 88 Rev 2 9 NOTES ...
Page 96: ...C8051F300 1 2 3 4 5 96 Rev 2 9 NOTES ...
Page 130: ...C8051F300 1 2 3 4 5 130 Rev 2 9 NOTES ...
Page 172: ...C8051F300 1 2 3 4 5 172 Rev 2 9 NOTES ...