C8051F300/1/2/3/4/5
Rev. 2.9
27
4.
Pinout and Package Definitions
Table 4.1. Pin Definitions for the C8051F300/1/2/3/4/5
Name
Pin
F300/1/2/3/4/5
GM
Pin
F300/1/2/3/4/5
GP
Type
Description
VREF /
P0.0
1
5
A In
D I/O or
A In
External Voltage Reference Input.
Port 0.0. See
for complete description.
P0.1
2
6
D I/O or
A In
Port 0.1. See
for complete description.
V
DD
3
7
Power Supply Voltage.
XTAL1 /
P0.2
4
8
A In
D I/O or
A In
Crystal Input. This pin is the external oscillator cir-
cuit return for a crystal or ceramic resonator. See
.
Port 0.2. See
for complete description.
XTAL2 /
P0.3
5
10
A Out
D I/O
Crystal Input/Output. For an external crystal or res-
onator, this pin is the excitation driver. This pin is
the external clock input for CMOS, capacitor, or RC
network configurations. See
Port 0.3. See
for complete description.
P0.4
6
12
D I/O or
A In
Port 0.4. See
for complete description.
P0.5
7
13
D I/O or
A In
Port 0.5. See
for complete description.
C2CK /
RST
8
14
D I/O
D I/O
Clock signal for the C2 Development Interface.
Device Reset. Open-drain output of internal POR or
V
DD
monitor. An external source can initiate a sys-
tem reset by driving this pin low for at least 10 µs.
P0.6 /
CNVSTR
9
1
D I/O or
A In
D I/O
Port 0.6. See
for complete description.
ADC External Convert Start Input Strobe.
C2D /
P0.7
10
2
D I/O
D I/O or
A In
Data signal for the C2 Development Interface.
Port 0.7. See
for complete description.
GND
11
3
Ground.
N.C. pins for F30x GP packages: 4, 9, 11
Summary of Contents for C8051F300
Page 2: ...C8051F300 1 2 3 4 5 2 Rev 2 9 NOTES ...
Page 6: ...C8051F300 1 2 3 4 5 6 Rev 2 9 NOTES ...
Page 48: ...C8051F300 1 2 3 4 5 48 Rev 2 9 NOTES ...
Page 56: ...C8051F300 1 2 3 4 5 56 Rev 2 9 NOTES ...
Page 82: ...C8051F300 1 2 3 4 5 82 Rev 2 9 NOTES ...
Page 88: ...C8051F300 1 2 3 4 5 88 Rev 2 9 NOTES ...
Page 96: ...C8051F300 1 2 3 4 5 96 Rev 2 9 NOTES ...
Page 130: ...C8051F300 1 2 3 4 5 130 Rev 2 9 NOTES ...
Page 172: ...C8051F300 1 2 3 4 5 172 Rev 2 9 NOTES ...