S D B C - D K 3 U G
Rev. 0.3
7
Table 2. 40-Pin Testcard Connector (J5)
Pin #
Description
Pin #
Description
1
J6/1 (SPI_MOSI)
21
GND
2
J7/1
22
J15/1
3
J6/2 (SPI_SCK)
23
GND
4
J7/2
24
J15/2
5
J6/3 (RF_NSEL)
25
J8/1
6
J7/3
26
EBID port (SPI_MOSI)
7
J6/4 27
GND
8
J7/4
28
EBID port (SPI_MISO)
9
J6/5 29
J8/2
10
J7/5
30
EBID port (SPI_SCK)
11
J6/6 31
GND
12
J7/6 (RF_NIRQ)
32
EBID port (EE_NSEL)
13
J6/7 (PWRDN)
33
J8/3
14
J7/7(RF_NIRQ)
34
J15/3
15
J6/8 (GPIO)
35
GND
16
J7/8(SPI_MISO
36
J15/4
17
VDD (3.3 V)
37
J8/4
18
VDD (3.3 V)
38
J15/5
19
VDD (3.3 V)
39
GND
20
VDD (3.3 V)
40
J15/6
Summary of Contents for C8051F930
Page 2: ...SDBC DK3 UG 2 Rev 0 3 ...
Page 9: ...SDBC DK3 UG Rev 0 3 9 Figure 5 MSC DBSB8 Schematic 2 of 2 ...
Page 21: ...SDBC DK3 UG Rev 0 3 21 Figure 24 Active Antenna and RSSI Indications ...
Page 23: ...SDBC DK3 UG Rev 0 3 23 Figure 26 Lab Equipment Connection Diagram ...
Page 75: ...SDBC DK3 UG Rev 0 3 75 NOTES ...