C8051T620/1/6/7 & C8051T320/1/2/3
18
Rev. 1.2
Figure 1.3. C8051T320/2 Block Diagram
Digital Peripherals
UART0
Timers 0,
1, 2, 3
PCA/
WDT
SMBus
Priority
Crossbar
Decoder
P0.0
P0.1
P0.2/XTAL1
P0.3/XTAL2
P0.4/TX
P0.5/RX
P0.6/CNVSTR
P0.7/VREF
Crossbar Control
Port I/O Configuration
SFR
Bus
P1.0
P1.1
P1.2
P1.3
P1.4
P1.5/VPP
P3.0/C2D
SPI
Debug /
Programming
Hardware
Power On
Reset
Reset
C2D
C2CK/RST
P1.6
P1.7
P2.0
P2.1
P2.2
P2.3
P2.4
P2.5
P2.6
USB Peripheral
Controller
1k Byte
RAM
Full / Low
Speed
Transceiver
CIP-51 8051
Controller Core
16k Byte OTP
Program Memory
256 Byte SRAM
1024 Byte XRAM
D+
D-
VBUS
UART1
Port 0
Drivers
Port 1
Drivers
Port 3
Drivers
Port 2
Drivers
Voltage
Regulator
Regulator
Core Power
Peripheral Power
GND
REGIN
VDD
In-system
Programming
Hardware
VPP
System Clock Setup
External Oscillator
Internal Oscillator
Low Freq.
Oscillator
Clock
Recovery
XTAL1
XTAL2
P2.7
Analog Peripherals
(C8051T320)
2 Comparators
+
-
10-bit
500ksps
ADC
A
M
U
X
Temp
Sensor
VREF
VDD
VDD
VREF
GND
CP0, CP0A
Voltage
Reference
VREF
+
-
CP1, CP1A