C8051T620/1/6/7 & C8051T320/1/2/3
22
Rev. 1.2
3. Pin Definitions
Table 3.1. Pin Definitions for the C8051T620/1/6/7 & C8051T320/1/2/3
Name
Pin Number
Type
Description
‘T62x
‘T320/2 ‘T321/3
V
DD
7
6
6
Power Supply Voltage.
GND
3
3
3
Ground.
RST/
C2CK
10
9
9
D I/O
D I/O
Device Reset. Open-drain output of internal POR or
V
DD
monitor. An external source can initiate a system
reset by driving this pin low for at least 10 µs.
Clock signal for the C2 Debug Interface.
P3.0/
C2D
11
10
10
D I/O
D I/O
Port 3.0.
Bi-directional data signal for the C2 Debug Interface.
REGIN
8
7
7
5 V Regulator Input. This pin is the input to the on-chip
voltage
regulator.
VBUS
9
8
8
D In
VBUS Sense Input. This pin should be connected to the
VBUS signal of a USB network. A 5 V signal on this pin
indicates
a USB network connection.
D+
4
4
4
D I/O
USB D+.
D-
5
5
5
D I/O
USB D–.
V
IO
6
-
-
V I/O Supply Voltage Input. The voltage at this pin must
be less than or equal to the Core Supply Voltage (V
DD
).
P0.0
2
2
2
D I/O or
A In
Port 0.0.
P0.1
1
1
1
D I/O or
A In
Port 0.1.
P0.2
XTAL1
32
32
28
D I/O or
A In
A In
Port 0.2.
External Clock Input. This pin is the external oscillator
return for a crystal or resonator. See Oscillator Section.