...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
132
www.silabs.com
13.4 Register Map
The offset register address is relative to the registers base address.
Offset
Name
Type
Description
W1
RW
RW
RW
RW
RW
RW
RW
RW
RW
13.5 Register Description
13.5.1 PRS_SWPULSE - Software Pulse Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
Access
W1
W1
W1
W1
W1
W1
W1
W1
Name
Bit
Name
Reset
Access
Description
31:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
7
CH7PULSE
0
W1
Channel 7 Pulse Generation
See bit 0.
6
CH6PULSE
0
W1
Channel 6 Pulse Generation
See bit 0.
5
CH5PULSE
0
W1
Channel 5 Pulse Generation
See bit 0.
4
CH4PULSE
0
W1
Channel 4 Pulse Generation
See bit 0.
3
CH3PULSE
0
W1
Channel 3 Pulse Generation
See bit 0.
2
CH2PULSE
0
W1
Channel 2 Pulse Generation
See bit 0.
1
CH1PULSE
0
W1
Channel 1 Pulse Generation
See bit 0.
0
CH0PULSE
0
W1
Channel 0 Pulse Generation
Write to 1 to generate one HFPERCLK cycle high pulse. This pulse is XOR'ed with the corresponding bit in the SWLEVEL register
and the selected PRS input signal to generate the channel output.
Summary of Contents for EFM32G
Page 505: ......