...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
243
www.silabs.com
16.5.19 USARTn_IFC - Interrupt Flag Clear Register
Offset
Bit Position
0x048
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
Access
W1
W1
W1
W1
W1
W1
W1
W1
W1
W1
W1
Name
Bit
Name
Reset
Access
Description
31:13
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
12
CCF
0
W1
Clear Collision Check Fail Interrupt Flag
Write to 1 to clear the CCF interrupt flag.
11
SSM
0
W1
Clear Slave-Select In Master Mode Interrupt Flag
Write to 1 to clear the SSM interrupt flag.
10
MPAF
0
W1
Clear Multi-Processor Address Frame Interrupt Flag
Write to 1 to clear the MPAF interrupt flag.
9
FERR
0
W1
Clear Framing Error Interrupt Flag
Write to 1 to clear the FERR interrupt flag.
8
PERR
0
W1
Clear Parity Error Interrupt Flag
Write to 1 to clear the PERR interrupt flag.
7
TXUF
0
W1
Clear TX Underflow Interrupt Flag
Write to 1 to clear the TXUF interrupt flag.
6
TXOF
0
W1
Clear TX Overflow Interrupt Flag
Write to 1 to clear the TXOF interrupt flag.
5
RXUF
0
W1
Clear RX Underflow Interrupt Flag
Write to 1 to clear the RXUF interrupt flag.
4
RXOF
0
W1
Clear RX Overflow Interrupt Flag
Write to 1 to clear the RXOF interrupt flag.
3
RXFULL
0
W1
Clear RX Buffer Full Interrupt Flag
Write to 1 to clear the RXFULL interrupt flag.
2:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
0
TXC
0
W1
Clear TX Complete Interrupt Flag
Write to 1 to clear the TXC interrupt flag.
16.5.20 USARTn_IEN - Interrupt Enable Register
Offset
Bit Position
0x04C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Name
Summary of Contents for EFM32G
Page 505: ......