...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
269
www.silabs.com
Bit
Name
Reset
Access
Description
0
TXC
0
R
TX Complete Interrupt Flag
Set after a transmission when both the TX buffer and shift register are empty.
18.5.13 LEUARTn_IFS - Interrupt Flag Set Register
Offset
Bit Position
0x030
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
Access
W1
W1
W1
W1
W1
W1
W1
W1
W1
Name
Bit
Name
Reset
Access
Description
31:11
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
10
SIGF
0
W1
Set Signal Frame Interrupt Flag
Write to 1 to set the SIGF interrupt flag.
9
STARTF
0
W1
Set Start Frame Interrupt Flag
Write to 1 to set the STARTF interrupt flag.
8
MPAF
0
W1
Set Multi-Processor Address Frame Interrupt Flag
Write to 1 to set the MPAF interrupt flag.
7
FERR
0
W1
Set Framing Error Interrupt Flag
Write to 1 to set the FERR interrupt flag.
6
PERR
0
W1
Set Parity Error Interrupt Flag
Write to 1 to set the PERR interrupt flag.
5
TXOF
0
W1
Set TX Overflow Interrupt Flag
Write to 1 to set the TXOF interrupt flag.
4
RXUF
0
W1
Set RX Underflow Interrupt Flag
Write to 1 to set the RXUF interrupt flag.
3
RXOF
0
W1
Set RX Overflow Interrupt Flag
Write to 1 to set the RXOF interrupt flag.
2:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
0
TXC
0
W1
Set TX Complete Interrupt Flag
Write to 1 to set the TXC interrupt flag.
18.5.14 LEUARTn_IFC - Interrupt Flag Clear Register
Offset
Bit Position
0x034
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
Access
W1
W1
W1
W1
W1
W1
W1
W1
W1
Name
Summary of Contents for EFM32G
Page 505: ......