...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
299
www.silabs.com
19.5.7 TIMERn_IFC - Interrupt Flag Clear Register
Offset
Bit Position
0x018
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
Access
W1
W1
W1
W1
W1
W1
W1
W1
Name
Bit
Name
Reset
Access
Description
31:11
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
10
ICBOF2
0
W1
CC Channel 2 Input Capture Buffer Overflow Interrupt Flag Clear
Writing a 1 to this bit will clear Compare/Capture channel 2 input capture buffer overflow interrupt flag.
9
ICBOF1
0
W1
CC Channel 1 Input Capture Buffer Overflow Interrupt Flag Clear
Writing a 1 to this bit will clear Compare/Capture channel 1 input capture buffer overflow interrupt flag.
8
ICBOF0
0
W1
CC Channel 0 Input Capture Buffer Overflow Interrupt Flag Clear
Writing a 1 to this bit will clear Compare/Capture channel 0 input capture buffer overflow interrupt flag.
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
6
CC2
0
W1
CC Channel 2 Interrupt Flag Clear
Writing a 1 to this bit will clear Compare/Capture interrupt flag 2.
5
CC1
0
W1
CC Channel 1 Interrupt Flag Clear
Writing a 1 to this bit will clear Compare/Capture interrupt flag 1.
4
CC0
0
W1
CC Channel 0 Interrupt Flag Clear
Writing a 1 to this bit will clear Compare/Capture interrupt flag 0.
3:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
1
UF
0
W1
Underflow Interrupt Flag Clear
Writing a 1 to this bit will clear the underflow interrupt flag.
0
OF
0
W1
Overflow Interrupt Flag Clear
Writing a 1 to this bit will clear th overflow interrupt flag.
19.5.8 TIMERn_TOP - Counter Top Value Register
Offset
Bit Position
0x01C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0xFFFF
Access
RWH
Name
Bit
Name
Reset
Access
Description
31:16
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
15:0
TOP
0xFFFF
RWH
Counter Top Value
Summary of Contents for EFM32G
Page 505: ......