...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
305
www.silabs.com
Bit
Name
Reset
Access
Description
31:25
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
24
DTPRSEN
0
RW
DTI PRS Source Enable
Enable/disable PRS as DTI input.
23:7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
6:4
DTPRSSEL
0x0
RW
DTI PRS Source Channel Select
Select which PRS channel to listen to.
Value
Mode
Description
0
PRSCH0
PRS Channel 0 selected as input
1
PRSCH1
PRS Channel 1 selected as input
2
PRSCH2
PRS Channel 2 selected as input
3
PRSCH3
PRS Channel 3 selected as input
4
PRSCH4
PRS Channel 4 selected as input
5
PRSCH5
PRS Channel 5 selected as input
6
PRSCH6
PRS Channel 6 selected as input
7
PRSCH7
PRS Channel 7 selected as input
3
DTCINV
0
RW
DTI Complementary Output Invert.
Set to invert complementary outputs.
2
DTIPOL
0
RW
DTI Inactive Polarity
Set inactive polarity for outputs.
1
DTDAS
0
RW
DTI Automatic Start-up Functionality
Configure DTI restart on debugger exit.
Value
Mode
Description
0
NORESTART
No DTI restart on debugger exit
1
RESTART
DTI restart on debugger exit
0
DTEN
0
RW
DTI Enable
Enable/disable DTI.
19.5.17 TIMERn_DTTIME - DTI Time Control Register
Offset
Bit Position
0x074
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00
0x00
0x0
Access
RW
RW
RW
Name
Bit
Name
Reset
Access
Description
31:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
21:16
DTFALLT
0x00
RW
DTI Fall-time
Set time span for the falling edge.
Value
Description
DTFALLT
Fall time of 1 prescaled HFPERCLK cycles
15:14
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
13:8
DTRISET
0x00
RW
DTI Rise-time
Summary of Contents for EFM32G
Page 505: ......