7.6.18 LDMA_CHx_CFG - Channel Configuration Register
Offset
Bit Position
0x084
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0x0
Access
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
21
DSTINCSIGN
0
RW
Destination Address Increment Sign
Value
Mode
Description
0
POSITIVE
Increment destination address
1
NEGATIVE
Decrement destination address
20
SRCINCSIGN
0
RW
Source Address Increment Sign
Value
Mode
Description
0
POSITIVE
Increment source address
1
NEGATIVE
Decrement source address
19:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
17:16
ARBSLOTS
0x0
RW
Arbitration Slot Number Select
For channels using round robin arbitration, this bit-field is used to select the number of slots in the round robin queue.
Value
Mode
Description
0
ONE
One arbitration slot selected
1
TWO
Two arbitration slots selected
2
FOUR
Four arbitration slots selected
3
EIGHT
Eight arbitration slots selected
15:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
EFM32JG1 Reference Manual
LDMA - Linked DMA Controller
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 133