4.2.3 Peripherals
The peripherals are mapped into the peripheral memory segment, each with a fixed size address range according to
Table 4.3 Low Energy Peripherals on page 19
, and
Table 4.4 Core Peripherals on page 19
Table 4.2. Peripherals
Address Range
Module Name
0x400E6000 - 0x400E6400
PRS
0x4001E000 - 0x4001E400
CRYOTIMER
0x4001C000 - 0x4001C400
GPCRC
0x40018400 - 0x40018800
TIMER1
0x40018000 - 0x40018400
TIMER0
0x40010400 - 0x40010800
USART1
0x40010000 - 0x40010400
USART0
0x4000C000 - 0x4000C400
I2C0
0x4000A000 - 0x4000B000
GPIO
0x40006000 - 0x40006400
IDAC0
0x40002000 - 0x40002400
ADC0
0x40000400 - 0x40000800
ACMP1
0x40000000 - 0x40000400
ACMP0
Table 4.3. Low Energy Peripherals
Address Range
Module Name
0x40052000 - 0x40052400
WDOG0
0x4004E000 - 0x4004E400
PCNT0
0x4004A000 - 0x4004A400
LEUART0
0x40046000 - 0x40046400
LETIMER0
0x40042000 - 0x40042400
RTCC
Table 4.4. Core Peripherals
Address Range
Module Name
0x400F0000 - 0x400F0400
CRYPTO
0x400E2000 - 0x400E3000
LDMA
0x400E1000 - 0x400E1400
FPUEH
0x400E0000 - 0x400E0800
MSC
4.2.4 Bus Matrix
The Bus Matrix connects the memory segments to the bus masters as detailed in
EFM32JG1 Reference Manual
Memory and Bus System
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 19