9.5.27 EMU_VMONALTAVDDCTRL - Alternate VMON AVDD Channel Control
Offset
Bit Position
0x094
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0x0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:16
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
15:12
THRESCOARSE
0x0
RW
Threshold Coarse Adjust
Threshold adjust in 200 mV steps. Valid values are 0x0 (1.2 V) through 0xD (3.8 V). Reset with SYSEXTENDEDRESETn.
11:8
THRESFINE
0x0
RW
Threshold Fine Adjust
Threshold adjust in 20 mV steps. Valid values are 0x0 through 0x9. Reset with SYSEXTENDEDRESETn.
7:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
3
FALLWU
0
RW
Fall Wakeup
When set, a wakeup from EM4H will take place upon a falling edge. Reset with SYSEXTENDEDRESETn.
2
RISEWU
0
RW
Rise Wakeup
When set, a wakeup from EM4H will take place upon a rising edge. Reset with SYSEXTENDEDRESETn.
1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
0
EN
0
RW
Enable
Set this bit to enable the ALTAVDD VMON. Reset with SYSEXTENDEDRESETn.
EFM32JG1 Reference Manual
EMU - Energy Management Unit
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 202