10.5.27 CMU_HFBUSCLKEN0 - High Frequency Bus Clock Enable Register 0
Offset
Bit Position
0x0B0
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:6
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
5
GPCRC
0
RW
General Purpose CRC Clock Enable
Set to enable the clock for GPCRC.
4
LDMA
0
RW
Linked Direct Memory Access Controller Clock Enable
Set to enable the clock for LDMA.
3
PRS
0
RW
Peripheral Reflex System Clock Enable
Set to enable the clock for PRS.
2
GPIO
0
RW
General purpose Input/Output Clock Enable
Set to enable the clock for GPIO.
1
CRYPTO
0
RW
Advanced Encryption Standard Accelerator Clock Enable
Set to enable the clock for CRYPTO.
0
LE
0
RW
Low Energy Peripheral Interface Clock Enable
Set to enable the clock for LE. Interface used for bus access to Low Energy peripherals.
EFM32JG1 Reference Manual
CMU - Clock Management Unit
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 272