10.5.36 CMU_LFAPRESC0 - Low Frequency A Prescaler Register 0 (Async Reg)
Offset
Bit Position
0x120
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
Access
R
W
Name
Bit
Name
Reset
Access Description
31:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
3:0
LETIMER0
0x0
RW
Low Energy Timer 0 Prescaler
Configure Low Energy Timer 0 prescaler
Value
Mode
Description
0
DIV1
LFACLK
LETIMER0
= LFACLK
1
DIV2
LFACLK
LETIMER0
= LFACLK/2
2
DIV4
LFACLK
LETIMER0
= LFACLK/4
3
DIV8
LFACLK
LETIMER0
= LFACLK/8
4
DIV16
LFACLK
LETIMER0
= LFACLK/16
5
DIV32
LFACLK
LETIMER0
= LFACLK/32
6
DIV64
LFACLK
LETIMER0
= LFACLK/64
7
DIV128
LFACLK
LETIMER0
= LFACLK/128
8
DIV256
LFACLK
LETIMER0
= LFACLK/256
9
DIV512
LFACLK
LETIMER0
= LFACLK/512
10
DIV1024
LFACLK
LETIMER0
= LFACLK/1024
11
DIV2048
LFACLK
LETIMER0
= LFACLK/2048
12
DIV4096
LFACLK
LETIMER0
= LFACLK/4096
13
DIV8192
LFACLK
LETIMER0
= LFACLK/8192
14
DIV16384
LFACLK
LETIMER0
= LFACLK/16384
15
DIV32768
LFACLK
LETIMER0
= LFACLK/32768
EFM32JG1 Reference Manual
CMU - Clock Management Unit
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 279