10.5.42 CMU_ADCCTRL - ADC Control Register
Offset
Bit Position
0x15C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0x0
Access
R
WH
R
WH
Name
Bit
Name
Reset
Access Description
31:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
8
ADC0CLKINV
0
RWH
Invert clock selected by ADC0CLKSEL
This bit enables inverting the selected clock to ADC0.
7:6
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
5:4
ADC0CLKSEL
0x0
RWH
ADC0 Clock Select
This bit controls which clock is used for ADC0 in case ADCCLKMODE in ADCn_CTRL is set to ASYNC. It should only be
changed when ADCCLKMODE in ADCn_CTRL is set to SYNC. HFXO should never be selected as clock source for ADC0
when disabling the HFXO (e.g. because of EM2 entry).
Value
Mode
Description
0
DISABLED
ADC0 is not clocked
1
AUXHFRCO
AUXHFRCO is clocking ADC0
2
HFXO
HFXO is clocking ADC0
3
HFSRCCLK
HFSRCCLK is clocking ADC0
3:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
EFM32JG1 Reference Manual
CMU - Clock Management Unit
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 286