13.5.2 PRS_SWLEVEL - Software Level Register
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:12
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
11
CH11LEVEL
0
RW
Channel 11 Software Level
See bit 0.
10
CH10LEVEL
0
RW
Channel 10 Software Level
See bit 0.
9
CH9LEVEL
0
RW
Channel 9 Software Level
See bit 0.
8
CH8LEVEL
0
RW
Channel 8 Software Level
See bit 0.
7
CH7LEVEL
0
RW
Channel 7 Software Level
See bit 0.
6
CH6LEVEL
0
RW
Channel 6 Software Level
See bit 0.
5
CH5LEVEL
0
RW
Channel 5 Software Level
See bit 0.
4
CH4LEVEL
0
RW
Channel 4 Software Level
See bit 0.
3
CH3LEVEL
0
RW
Channel 3 Software Level
See bit 0.
2
CH2LEVEL
0
RW
Channel 2 Software Level
See bit 0.
1
CH1LEVEL
0
RW
Channel 1 Software Level
See bit 0.
0
CH0LEVEL
0
RW
Channel 0 Software Level
The value in this register is XOR'ed with the corresponding bit in the SWPULSE register and the selected PRS input signal
to generate the channel output.
EFM32JG1 Reference Manual
PRS - Peripheral Reflex System
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 341