4.7.40 DCDCLPVCTRL2 - DCDC Low-power VREF Trim Register 2
Offset
Bit Position
0x174
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Access
RO
RO
RO
RO
Name
Bit
Name
Access
Description
31:24
3V0LPATT1LPCMPBIAS1
RO
DCDC LPVREF Trim for 3.0V output, LPATT=1,
LPCMPBIAS=1
23:16
1V8LPATT1LPCMPBIAS1
RO
DCDC LPVREF Trim for 1.8V output, LPATT=1,
LPCMPBIAS=1
15:8
3V0LPATT1LPCMPBIAS0
RO
DCDC LPVREF Trim for 3.0V output, LPATT=1,
LPCMPBIAS=0
7:0
1V8LPATT1LPCMPBIAS0
RO
DCDC LPVREF Trim for 1.8V output, LPATT=1,
LPCMPBIAS=0
EFM32JG1 Reference Manual
Memory and Bus System
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 58