Bit
Name
Reset
Access Description
31
CMPEN
0
RW
Compare Logic Enable for Scan
Enable/disable Compare Logic
Value
Description
0
Disable Compare Logic.
1
Enable Compare Logic.
30
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
29
PRSEN
0
RW
Scan Sequence PRS Trigger Enable
Enabled/disable PRS trigger of scan sequence.
Value
Description
0
Scan sequence is not triggered by PRS input
1
Scan sequence is triggered by PRS input selected by PRSSEL
28
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
27:24
AT
0x0
RW
Scan Acquisition Time
Select the acquisition time for scan.
Value
Mode
Description
0
1CYCLE
1 conversion clock cycle acquisition time for scan
1
2CYCLES
2 conversion clock cycles acquisition time for scan
2
3CYCLES
3 conversion clock cycles acquisition time for scan
3
4CYCLES
4 conversion clock cycles acquisition time for scan
4
8CYCLES
8 conversion clock cycles acquisition time for scan
5
16CYCLES
16 conversion clock cycles acquisition time for scan
6
32CYCLES
32 conversion clock cycles acquisition time for scan
7
64CYCLES
64 conversion clock cycles acquisition time for scan
8
128CYCLES
128 conversion clock cycles acquisition time for scan
9
256CYCLES
256 conversion clock cycles acquisition time for scan
23:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
7:5
REF
0x0
RW
Scan Sequence Reference Selection
Select reference to ADC scan sequence.
Value
Mode
Description
0
1V25
VFS = 1.25V with internal VBGR reference
1
2V5
VFS = 2.5V with internal VBGR reference
2
VDD
VFS = AVDD with AVDD as reference source
3
5V
VFS = 5V with internal VBGR reference
4
EXTSINGLE
Single ended external reference
EFM32JG1 Reference Manual
ADC - Analog to Digital Converter
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 756