Bit
Name
Reset
Access Description
31:28
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
27
CONVSTARTDELAY-
EN
0
RW
Enable delaying next conversion start
Delay value for next conversion start event.
Value
Description
0
CONVSTARTDELAY is disabled
1
CONVSTARTDELAY is enabled.
26:24
CONVSTARTDELAY 0x0
RW
Delay next conversion start if CONVSTARTDELAYEN is set.
Delay value for next conversion start event in 1us ticks (based on TIMEBASE)
Value
Description
DELAY
Delay the next conver-
sion start by (DELAY+1)
us
23:21
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
20:17
PRSSEL
0x0
RW
Scan Sequence PRS Trigger Select
Select PRS trigger for scan sequence.
Value
Mode
Description
0
PRSCH0
PRS ch 0 triggers scan sequence
1
PRSCH1
PRS ch 1 triggers scan sequence
2
PRSCH2
PRS ch 2 triggers scan sequence
3
PRSCH3
PRS ch 3 triggers scan sequence
4
PRSCH4
PRS ch 4 triggers scan sequence
5
PRSCH5
PRS ch 5 triggers scan sequence
6
PRSCH6
PRS ch 6 triggers scan sequence
7
PRSCH7
PRS ch 7 triggers scan sequence
8
PRSCH8
PRS ch 8 triggers scan sequence
9
PRSCH9
PRS ch 9 triggers scan sequence
10
PRSCH10
PRS ch 10 triggers scan sequence
11
PRSCH11
PRS ch 11 triggers scan sequence
16
PRSMODE
0
RW
Scan PRS Trigger Mode
PRS trigger mode of scan.
Value
Mode
Description
0
PULSED
Scan trigger is considered a regular async pulse that starts ADC warm-
up, then acquisition/conversion sequence. The ADC_CLK controls the
warmup-time.
EFM32JG1 Reference Manual
ADC - Analog to Digital Converter
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 759