26.5.15 GPIO_EXTILEVEL - External Interrupt Level Register
Offset
Bit Position
0x418
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:29
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
28
EM4WU12
0
RW
EM4 Wake Up Level for EM4WU12 Pin
27:26
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
25
EM4WU9
0
RW
EM4 Wake Up Level for EM4WU9 Pin
24
EM4WU8
0
RW
EM4 Wake Up Level for EM4WU8 Pin
23:21
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
20
EM4WU4
0
RW
EM4 Wake Up Level for EM4WU4 Pin
19:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
17
EM4WU1
0
RW
EM4 Wake Up Level for EM4WU1 Pin
16
EM4WU0
0
RW
EM4 Wake Up Level for EM4WU0 Pin
15:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
EFM32JG1 Reference Manual
GPIO - General Purpose Input/Output
silabs.com
| Smart. Connected. Energy-friendly.
Preliminary Rev. 0.6 | 913