...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
271
www.silabs.com
Bit
Name
Reset
Access
Description
Value
Mode
Description
1
DOWN
Counting down
0
RUNNING
0
R
Running
Indicates if timer is running or not.
17.5.4 TIMERn_IEN - Interrupt Enable Register
Offset
Bit Position
0x00C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
Access
RW
RW
RW
RW
RW
RW
RW
RW
Name
Bit
Name
Reset
Access
Description
31:11
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
10
ICBOF2
0
RW
CC Channel 2 Input Capture Buffer Overflow Interrupt Enable
Enable/disable Compare/Capture ch 2 input capture buffer overflow interrupt.
9
ICBOF1
0
RW
CC Channel 1 Input Capture Buffer Overflow Interrupt Enable
Enable/disable Compare/Capture ch 1 input capture buffer overflow interrupt.
8
ICBOF0
0
RW
CC Channel 0 Input Capture Buffer Overflow Interrupt Enable
Enable/disable Compare/Capture ch 0 input capture buffer overflow interrupt.
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
6
CC2
0
RW
CC Channel 2 Interrupt Enable
Enable/disable Compare/Capture ch 2 interrupt.
5
CC1
0
RW
CC Channel 1 Interrupt Enable
Enable/disable Compare/Capture ch 1 interrupt.
4
CC0
0
RW
CC Channel 0 Interrupt Enable
Enable/disable Compare/Capture ch 0 interrupt.
3:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
1
UF
0
RW
Underflow Interrupt Enable
Enable/disable underflow interrupt.
0
OF
0
RW
Overflow Interrupt Enable
Enable/disable overflow interrupt.
17.5.5 TIMERn_IF - Interrupt Flag Register
Offset
Bit Position
0x010
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
Access
R
R
R
R
R
R
R
R
Name
Summary of Contents for EFM32TG
Page 543: ......