...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
292
www.silabs.com
Bit
Name
Reset
Access
Description
31:3
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
2
COMP1
0
W1
Set Compare match 1 Interrupt Flag
Write to 1 to set the COMP1 interrupt flag.
1
COMP0
0
W1
Set Compare match 0 Interrupt Flag
Write to 1 to set the COMP0 interrupt flag.
0
OF
0
W1
Set Overflow Interrupt Flag
Write to 1 to set the OF interrupt flag.
18.5.7 RTC_IFC - Interrupt Flag Clear Register
Offset
Bit Position
0x018
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
Access
W1
W1
W1
Name
Bit
Name
Reset
Access
Description
31:3
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
2
COMP1
0
W1
Clear Compare match 1 Interrupt Flag
Write to 1 to clear the COMP1 interrupt flag.
1
COMP0
0
W1
Clear Compare match 0 Interrupt Flag
Write to 1 to clear the COMP0 interrupt flag.
0
OF
0
W1
Clear Overflow Interrupt Flag
Write to 1 to clear the OF interrupt flag.
18.5.8 RTC_IEN - Interrupt Enable Register
Offset
Bit Position
0x01C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
Access
RW
RW
RW
Name
Bit
Name
Reset
Access
Description
31:3
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
2
COMP1
0
RW
Compare Match 1 Interrupt Enable
Enable interrupt on compare match 1.
1
COMP0
0
RW
Compare Match 0 Interrupt Enable
Enable interrupt on compare match 0.
0
OF
0
RW
Overflow Interrupt Enable
Summary of Contents for EFM32TG
Page 543: ......