...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
429
www.silabs.com
25.5.2 DACn_STATUS - Status Register
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
Access
R
R
Name
Bit
Name
Reset
Access
Description
31:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
1
CH1DV
0
R
Channel 1 Data Valid
This bit is set high when CH1DATA is written and is set low when CH1DATA is used in conversion.
0
CH0DV
0
R
Channel 0 Data Valid
This bit is set high when CH0DATA is written and is set low when CH0DATA is used in conversion.
25.5.3 DACn_CH0CTRL - Channel 0 Control Register
Offset
Bit Position
0x008
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0
0
0
Access
RW
RW
RW
RW
Name
Bit
Name
Reset
Access
Description
31:7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
6:4
PRSSEL
0x0
RW
Channel 0 PRS Trigger Select
Select Channel 0 PRS input channel.
Value
Mode
Description
0
PRSCH0
PRS ch 0 triggers channel 0 conversion.
1
PRSCH1
PRS ch 1 triggers channel 0 conversion.
2
PRSCH2
PRS ch 2 triggers channel 0 conversion.
3
PRSCH3
PRS ch 3 triggers channel 0 conversion.
4
PRSCH4
PRS ch 4 triggers channel 0 conversion.
5
PRSCH5
PRS ch 5 triggers channel 0 conversion.
6
PRSCH6
PRS ch 6 triggers channel 0 conversion.
7
PRSCH7
PRS ch 7 triggers channel 0 conversion.
3
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
2
PRSEN
0
RW
Channel 0 PRS Trigger Enable
Select Channel 0 conversion trigger.
Value
Description
0
Channel 0 is triggered by CH0DATA or COMBDATA write
1
Channel 0 is triggered by PRS input
Summary of Contents for EFM32TG
Page 543: ......