...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
486
www.silabs.com
28.5.18 GPIO_ROUTE - I/O Routing Register
Offset
Bit Position
0x120
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0
1
1
Access
RW
RW
RW
RW
Name
Bit
Name
Reset
Access
Description
31:10
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
9:8
SWLOCATION
0x0
RW
I/O Location
Decides the location of the SW pins.
Value
Mode
Description
0
LOC0
Location 0
1
LOC1
Location 1
7:3
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
2
SWOPEN
0
RW
Serial Wire Viewer Output Pin Enable
Enable Serial Wire Viewer Output connection to pin.
1
SWDIOPEN
1
RW
Serial Wire Data Pin Enable
Enable Serial Wire Data connection to pin. WARNING: When this pin is disabled, the device can no longer be accessed by a debugger.
A reset will set the pin back to a default state as enabled. If you disable this pin, make sure you have at least a 3 second timeout
at the start of you program code before you disable the pin. This way, the debugger will have time to halt the device after a reset
before the pin is disabled.
0
SWCLKPEN
1
RW
Serial Wire Clock Pin Enable
Enable Serial Wire Clock connection to pin. WARNING: When this pin is disabled, the device can no longer be accessed by a
debugger. A reset will set the pin back to a default state as enabled. If you disable this pin, make sure you have at least a 3 second
timeout at the start of you program code before you disable the pin. This way, the debugger will have time to halt the device after
a reset before the pin is disabled.
28.5.19 GPIO_INSENSE - Input Sense Register
Offset
Bit Position
0x124
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
1
1
Access
RW
RW
Name
Bit
Name
Reset
Access
Description
31:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
1
PRS
1
RW
PRS Sense Enable
Set this bit to enable input sensing for PRS.
0
INT
1
RW
Interrupt Sense Enable
Set this bit to enable input sensing for interrupts.
Summary of Contents for EFM32TG
Page 543: ......