...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
538
www.silabs.com
26.8. Cascaded Non-inverting PGA Overview ................................................................................................. 449
26.9. Two Op-amp Differential Amplifier Overview ........................................................................................... 450
26.10. Three Op-amp Differential Amplifier Overview ........................................................................................ 451
26.11. Dual Buffer ADC Driver Overview ....................................................................................................... 452
27.1. AES Key and Data Definitions .............................................................................................................. 454
27.2. AES Data and Key Orientation as Defined in the Advanced Encryption Standard ............................................ 454
27.3. AES Data and Key Register Operation .................................................................................................. 455
28.1. Pin Configuration ............................................................................................................................... 467
28.2. Tristated Output with Optional Pull-up or Pull-down .................................................................................. 468
28.3. Push-Pull Configuration ....................................................................................................................... 469
28.4. Open-drain ....................................................................................................................................... 469
28.5. EM4 Wake-up Logic ........................................................................................................................... 470
28.6. Pin n Interrupt Generation ................................................................................................................... 471
29.1. LCD Block Diagram ........................................................................................................................... 491
29.2. LCD Low-power Waveform for LCD_COM0 in Quadruples Multiplex Mode, 1/3 Bias ........................................ 493
29.3. LCD Normal Waveform for LCD_COM0 in Quadruples Multiplex Mode, 1/3 Bias ............................................ 493
29.4. LCD Static Bias and Multiplexing - LCD_COM0 ....................................................................................... 493
29.5. LCD 1/2 Bias and Duplex Multiplexing - LCD_COM0 ................................................................................ 494
29.6. LCD 1/2 Bias and Duplex Multiplexing - LCD_COM1 ................................................................................ 494
29.7. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0 ................................................................................. 494
29.8. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0 Connection ................................................................. 494
29.9. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0-LCD_COM0 ................................................................ 495
29.10. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0-LCD_COM1 .............................................................. 495
29.11. LCD 1/3 Bias and Duplex Multiplexing - LCD_COM0 .............................................................................. 495
29.12. LCD 1/3 Bias and Duplex Multiplexing - LCD_COM1 .............................................................................. 496
29.13. LCD 1/3 Bias and Duplex Multiplexing - LCD_SEG0 ............................................................................... 496
29.14. LCD 1/3 Bias and Duplex Multiplexing - LCD_SEG0 Connection ............................................................... 496
29.15. LCD 1/3 Bias and Duplex Multiplexing - LCD_SEG0-LCD_COM0 .............................................................. 497
29.16. LCD 1/3 Bias and Duplex Multiplexing - LCD_SEG0-LCD_COM1 .............................................................. 497
29.17. LCD 1/2 Bias and Triplex Multiplexing - LCD_COM0 ............................................................................... 497
29.18. LCD 1/2 Bias and Triplex Multiplexing - LCD_COM1 ............................................................................... 497
29.19. LCD 1/2 Bias and Triplex Multiplexing - LCD_COM2 ............................................................................... 498
29.20. LCD 1/2 Bias and Triplex Multiplexing - LCD_SEG0 ............................................................................... 498
29.21. LCD 1/2 Bias and Triplex Multiplexing - LCD_SEG0 Connection ................................................................ 498
29.22. LCD 1/2 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM0 .............................................................. 498
29.23. LCD 1/2 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM1 .............................................................. 499
29.24. LCD 1/2 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM2 .............................................................. 499
29.25. LCD 1/3 Bias and Triplex Multiplexing - LCD_COM0 ............................................................................... 499
29.26. LCD 1/3 Bias and Triplex Multiplexing - LCD_COM1 ............................................................................... 500
29.27. LCD 1/3 Bias and Triplex Multiplexing - LCD_COM2 ............................................................................... 500
29.28. LCD 1/3 Bias and Triplex Multiplexing - LCD_SEG0 ............................................................................... 500
29.29. LCD 1/3 Bias and Triplex Multiplexing - LCD_SEG0 Connection ................................................................ 500
29.30. LCD 1/3 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM0 .............................................................. 501
29.31. LCD 1/3 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM1 .............................................................. 501
29.32. LCD 1/3 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM2 .............................................................. 501
29.33. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_COM0 ........................................................................ 502
29.34. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_COM1 ........................................................................ 502
29.35. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_COM2 ........................................................................ 502
29.36. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_COM3 ........................................................................ 502
29.37. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_SEG0 ......................................................................... 503
29.38. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_SEG0 Connection ......................................................... 503
29.39. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_SEG0-LCD_COM0 ........................................................ 503
29.40. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_SEG0-LCD_COM1 ........................................................ 504
29.41. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_SEG0-LCD_COM2 ........................................................ 504
29.42. LCD 1/3 Bias and Quadruplex Multiplexing- LCD_SEG0-LCD_COM3 ......................................................... 504
29.43. LCD Clock System in LCD Driver ........................................................................................................ 510
29.44. LCD Block Diagram of the Animation Circuit ......................................................................................... 512
Summary of Contents for EFM32TG
Page 543: ......