...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
71
www.silabs.com
Bit
Name
Reset
Access
Description
5
CH5SWREQ
0
W1
Channel 5 Software Request
Write 1 to this bit to generate a DMA request for this channel.
4
CH4SWREQ
0
W1
Channel 4 Software Request
Write 1 to this bit to generate a DMA request for this channel.
3
CH3SWREQ
0
W1
Channel 3 Software Request
Write 1 to this bit to generate a DMA request for this channel.
2
CH2SWREQ
0
W1
Channel 2 Software Request
Write 1 to this bit to generate a DMA request for this channel.
1
CH1SWREQ
0
W1
Channel 1 Software Request
Write 1 to this bit to generate a DMA request for this channel.
0
CH0SWREQ
0
W1
Channel 0 Software Request
Write 1 to this bit to generate a DMA request for this channel.
8.7.7 DMA_CHUSEBURSTS - Channel Useburst Set Register
Offset
Bit Position
0x018
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
Access
RW1H
RW1H
RW1H
RW1H
RW1H
RW1H
RW1H
RW1H
Name
Bit
Name
Reset
Access
Description
31:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
7
CH7USEBURSTS
0
RW1H
Channel 7 Useburst Set
See description for channel 0.
6
CH6USEBURSTS
0
RW1H
Channel 6 Useburst Set
See description for channel 0.
5
CH5USEBURSTS
0
RW1H
Channel 5 Useburst Set
See description for channel 0.
4
CH4USEBURSTS
0
RW1H
Channel 4 Useburst Set
See description for channel 0.
3
CH3USEBURSTS
0
RW1H
Channel 3 Useburst Set
See description for channel 0.
2
CH2USEBURSTS
0
RW1H
Channel 2 Useburst Set
See description for channel 0.
1
CH1USEBURSTS
0
RW1H
Channel 1 Useburst Set
See description for channel 0.
0
CH0USEBURSTS
0
RW1H
Channel 0 Useburst Set
Write to 1 to enable the useburst setting for this channel. Reading returns the useburst status. After the penultimate 2^R transfer
completes, if the number of remaining transfers, N, is less than 2^R then the controller resets the chnl_useburst_set bit to 0.
This enables you to complete the remaining transfers using dma_req[] or dma_sreq[]. In peripheral scatter-gather mode, if the
next_useburst bit is set in channel_cfg then the controller sets the chnl_useburst_set[C] bit to a 1, when it completes the DMA cycle
that uses the alternate data structure.
Summary of Contents for EFM32TG
Page 543: ......