...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
72
www.silabs.com
Bit
Name
Reset
Access
Description
Value
Mode
Description
0
SINGLEANDBURST
Channel responds to both single and burst requests
1
BURSTONLY
Channel responds to burst requests only
8.7.8 DMA_CHUSEBURSTC - Channel Useburst Clear Register
Offset
Bit Position
0x01C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
Access
W1
W1
W1
W1
W1
W1
W1
W1
Name
Bit
Name
Reset
Access
Description
31:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
7
CH7USEBURSTC
0
W1
Channel 7 Useburst Clear
Write to 1 to disable useburst setting for this channel.
6
CH6USEBURSTC
0
W1
Channel 6 Useburst Clear
Write to 1 to disable useburst setting for this channel.
5
CH5USEBURSTC
0
W1
Channel 5 Useburst Clear
Write to 1 to disable useburst setting for this channel.
4
CH4USEBURSTC
0
W1
Channel 4 Useburst Clear
Write to 1 to disable useburst setting for this channel.
3
CH3USEBURSTC
0
W1
Channel 3 Useburst Clear
Write to 1 to disable useburst setting for this channel.
2
CH2USEBURSTC
0
W1
Channel 2 Useburst Clear
Write to 1 to disable useburst setting for this channel.
1
CH1USEBURSTC
0
W1
Channel 1 Useburst Clear
Write to 1 to disable useburst setting for this channel.
0
CH0USEBURSTC
0
W1
Channel 0 Useburst Clear
Write to 1 to disable useburst setting for this channel.
8.7.9 DMA_CHREQMASKS - Channel Request Mask Set Register
Offset
Bit Position
0x020
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
Access
RW1
RW1
RW1
RW1
RW1
RW1
RW1
RW1
Name
Summary of Contents for EFM32TG
Page 543: ......