11.4 Port I/O Control Registers
11.4.1 XBR0: Port I/O Crossbar 0
Bit
7
6
5
4
3
2
1
0
Name
SYSCKE
CP1AE
CP1E
CP0AE
CP0E
SMB0E
SPI0E
URT1EL
Access
RW
RW
RW
RW
RW
RW
RW
RW
Reset
0
0
0
0
0
0
0
0
SFR Page = 0x0, 0x20; SFR Address: 0xE1
Bit
Name
Reset
Access Description
7
SYSCKE
0
RW
SYSCLK Output Enable.
Value
Name
Description
0
DISABLED
SYSCLK unavailable at Port pin.
1
ENABLED
SYSCLK output routed to Port pin.
6
CP1AE
0
RW
Comparator1 Asynchronous Output Enable.
Value
Name
Description
0
DISABLED
Asynchronous CP1 unavailable at Port pin.
1
ENABLED
Asynchronous CP1 routed to Port pin.
5
CP1E
0
RW
Comparator1 Output Enable.
Value
Name
Description
0
DISABLED
CP1 unavailable at Port pin.
1
ENABLED
CP1 routed to Port pin.
4
CP0AE
0
RW
Comparator0 Asynchronous Output Enable.
Value
Name
Description
0
DISABLED
Asynchronous CP0 unavailable at Port pin.
1
ENABLED
Asynchronous CP0 routed to Port pin.
3
CP0E
0
RW
Comparator0 Output Enable.
Value
Name
Description
0
DISABLED
CP0 unavailable at Port pin.
1
ENABLED
CP0 routed to Port pin.
2
SMB0E
0
RW
SMB0 I/O Enable.
Value
Name
Description
0
DISABLED
SMBus 0 I/O unavailable at Port pins.
1
ENABLED
SMBus 0 I/O routed to Port pins.
1
SPI0E
0
RW
SPI I/O Enable.
EFM8UB3 Reference Manual
Port I/O, Crossbar, External Interrupts, and Port Match
silabs.com
| Building a more connected world.
Rev. 0.2 | 101