11.4.3 XBR2: Port I/O Crossbar 2
Bit
7
6
5
4
3
2
1
0
Name
WEAKPUD
XBARE
Reserved
URT1CTSE
URT1RTSE
URT1E
Access
RW
RW
R
RW
RW
RW
Reset
0
0
0x0
0
0
0
SFR Page = 0x0, 0x20; SFR Address: 0xE3
Bit
Name
Reset
Access Description
7
WEAKPUD
0
RW
Port I/O Weak Pullup Disable.
Value
Name
Description
0
PULL_UPS_ENABLED
Weak Pullups enabled (except for Ports whose I/O are configured for
analog mode).
1
PULL_UPS_DISABLED Weak Pullups disabled.
6
XBARE
0
RW
Crossbar Enable.
Value
Name
Description
0
DISABLED
Crossbar disabled.
1
ENABLED
Crossbar enabled.
5:3
Reserved
Must write reset value.
2
URT1CTSE
0
RW
UART1 CTS Input Enable.
Value
Name
Description
0
DISABLED
UART1 CTS1 unavailable at Port pin.
1
ENABLED
UART1 CTS1 routed to Port pin.
1
URT1RTSE
0
RW
UART1 RTS Output Enable.
Value
Name
Description
0
DISABLED
UART1 RTS1 unavailable at Port pin.
1
ENABLED
UART1 RTS1 routed to Port pin.
0
URT1E
0
RW
UART1 I/O Enable.
Either this bit or URT1EL in XBR0 can be used to enable UART1. Using this bit will place UART1 on any next available
crossbar pin. Using the URT1EL bit in XBR0 will enable UART1 on P0.4 and P0.5.
Value
Name
Description
0
DISABLED
UART1 I/O unavailable at Port pin.
1
ENABLED
UART1 TX1 RX1 routed to Port pins.
EFM8UB3 Reference Manual
Port I/O, Crossbar, External Interrupts, and Port Match
silabs.com
| Building a more connected world.
Rev. 0.2 | 104