12. Analog-to-Digital Converter (ADC0)
12.1 Introduction
The ADC is a successive-approximation-register (SAR) ADC with 12-, 10-, and 8-bit modes, integrated track-and hold and a program-
mable window detector. The ADC is fully configurable under software control via several registers. The ADC may be configured to
measure different signals using the analog multiplexer. The voltage reference for the ADC is selectable between internal and external
reference sources.
ADC0
External Pins
SAR Analog to
Digital Converter
Accumulator
Window Compare
SYSCLK
Clock
Divider
Less
Than
Greater
Than
Device Ground
AGND
0.5x – 1x
gain
Control /
Configuration
ADC0
VDD
VREF
Internal LDO
1.65 V / 2.4 V
Reference
ADWINT
(Window Interrupt)
SAR clock
Temp
Sensor
VDD
GND
Internal LDO
Input Multiplexer
Selection
ADINT
(Interrupt Flag)
Reference
Selection
Conversion
Trigger Selection
ADBUSY (On Demand)
Timer 0 / 2 / 3 / 4 / 5 Overflow
CNVSTR Rising Edge (External Pin)
CEX2 Rising Edge (PCA)
CLU0 / 1 / 2 / 3 Output (Logic Function)
Figure 12.1. ADC Block Diagram
EFM8UB3 Reference Manual
Analog-to-Digital Converter (ADC0)
silabs.com
| Building a more connected world.
Rev. 0.2 | 123