12.4.3 ADC0CF: ADC0 Configuration
Bit
7
6
5
4
3
2
1
0
Name
ADSC
AD8BE
ADTM
ADGN
Access
RW
RW
RW
RW
Reset
0x1F
0
0
0
SFR Page = 0x0, 0x10; SFR Address: 0xBC
Bit
Name
Reset
Access Description
7:3
ADSC
0x1F
RW
SAR Clock Divider.
This field sets the ADC clock divider value. It should be configured to be as close to the maximum SAR clock speed as the
datasheet will allow. The SAR clock frequency is given by the following equation:
Fclksar = (Fadcclk) / (ADSC + 1)
F
ADCCLK
is equal to the selected SYSCLK when ADBMEN is 0 and the high-frequency oscillator when ADBMEN is 1.
2
AD8BE
0
RW
8-Bit Mode Enable.
Value
Name
Description
0
NORMAL
ADC0 operates in 10-bit or 12-bit mode (normal operation).
1
8_BIT
ADC0 operates in 8-bit mode.
1
ADTM
0
RW
Track Mode.
Selects between Normal or Delayed Tracking Modes.
Value
Name
Description
0
TRACK_NORMAL
Normal Track Mode. When ADC0 is enabled, conversion begins imme-
diately following the start-of-conversion signal.
1
TRACK_DELAYED
Delayed Track Mode. When ADC0 is enabled, conversion begins 4
SAR clock cycles following the start-of-conversion signal. The ADC is
allowed to track during this time.
0
ADGN
0
RW
Gain Control.
Value
Name
Description
0
GAIN_0P5
The on-chip PGA gain is 0.5.
1
GAIN_1
The on-chip PGA gain is 1.
EFM8UB3 Reference Manual
Analog-to-Digital Converter (ADC0)
silabs.com
| Building a more connected world.
Rev. 0.2 | 139