6.3.4 EIE1: Extended Interrupt Enable 1
Bit
7
6
5
4
3
2
1
0
Name
ET3
ECP1
ECP0
EPCA0
EADC0
EWADC0
EMAT
ESMB0
Access
RW
RW
RW
RW
RW
RW
RW
RW
Reset
0
0
0
0
0
0
0
0
SFR Page = 0x0, 0x10; SFR Address: 0xE6
Bit
Name
Reset
Access Description
7
ET3
0
RW
Timer 3 Interrupt Enable.
This bit sets the masking of the Timer 3 interrupt.
Value
Name
Description
0
DISABLED
Disable Timer 3 interrupts.
1
ENABLED
Enable interrupt requests generated by the TF3L or TF3H flags.
6
ECP1
0
RW
Comparator1 (CP1) Interrupt Enable.
This bit sets the masking of the CP1 interrupt.
Value
Name
Description
0
DISABLED
Disable CP1 interrupts.
1
ENABLED
Enable interrupt requests generated by the comparator 1 CPRIF or
CPFIF flags.
5
ECP0
0
RW
Comparator0 (CP0) Interrupt Enable.
This bit sets the masking of the CP0 interrupt.
Value
Name
Description
0
DISABLED
Disable CP0 interrupts.
1
ENABLED
Enable interrupt requests generated by the comparator 0 CPRIF or
CPFIF flags.
4
EPCA0
0
RW
Programmable Counter Array (PCA0) Interrupt Enable.
This bit sets the masking of the PCA0 interrupts.
Value
Name
Description
0
DISABLED
Disable all PCA0 interrupts.
1
ENABLED
Enable interrupt requests generated by PCA0.
3
EADC0
0
RW
ADC0 Conversion Complete Interrupt Enable.
This bit sets the masking of the ADC0 Conversion Complete interrupt.
Value
Name
Description
0
DISABLED
Disable ADC0 Conversion Complete interrupt.
1
ENABLED
Enable interrupt requests generated by the ADINT flag.
EFM8UB3 Reference Manual
Interrupts
silabs.com
| Building a more connected world.
Rev. 0.2 | 55