6.3.6 EIP1H: Extended Interrupt Priority 1 High
Bit
7
6
5
4
3
2
1
0
Name
PHT3
PHCP1
PHCP0
PHPCA0
PHADC0
PHWADC0
PHMAT
PHSMB0
Access
RW
RW
RW
RW
RW
RW
RW
RW
Reset
0
0
0
0
0
0
0
0
SFR Page = 0x10; SFR Address: 0xF5
Bit
Name
Reset
Access Description
7
PHT3
0
RW
Timer 3 Interrupt Priority Control MSB.
This bit sets the MSB of the priority field for the Timer 3 interrupt.
6
PHCP1
0
RW
Comparator1 (CP1) Interrupt Priority Control MSB.
This bit sets the MSB of the priority field for the CP1 interrupt.
5
PHCP0
0
RW
Comparator0 (CP0) Interrupt Priority Control MSB.
This bit sets the MSB of the priority field for the CP0 interrupt.
4
PHPCA0
0
RW
Programmable Counter Array (PCA0) Interrupt Priority Control MSB.
This bit sets the MSB of the priority field for the PCA0 interrupt.
3
PHADC0
0
RW
ADC0 Conversion Complete Interrupt Priority Control MSB.
This bit sets the MSB of the priority field for the ADC0 Conversion Complete interrupt.
2
PHWADC0
0
RW
ADC0 Window Comparator Interrupt Priority Control MSB.
This bit sets the MSB of the priority field for the ADC0 Window interrupt.
1
PHMAT
0
RW
Port Match Interrupt Priority Control MSB.
This bit sets the MSB of the priority field for the Port Match Event interrupt.
0
PHSMB0
0
RW
SMBus (SMB0) Interrupt Priority Control MSB.
This bit sets the MSB of the priority field for the SMB0 interrupt.
EFM8UB3 Reference Manual
Interrupts
silabs.com
| Building a more connected world.
Rev. 0.2 | 58