...the world's most energy friendly microcontrollers
2016-04-28 - Giant Gecko Family - d0053_Rev1.20
220
www.silabs.com
Bit
Name
Reset
Access
Description
Enables or disables half cycle duration of the ALE strobe in the last address setup cycle.
27:10
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
9:8
ADDRHOLD
0x3
RW
Address Hold Time
Sets the number of cycles the address is held after ALE is asserted.
7:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
1:0
ADDRSETUP
0x3
RW
Address Setup Time
Sets the number of cycles the address is driven onto the ADDRDAT bus before ALE is asserted. If set to 0, 1 cycle is inserted by HW.
14.5.8 EBI_RDTIMING1 - Read Timing Register 1
Offset
Bit Position
0x01C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0x3
0x3F
0x3
Access
RW
RW
RW
RW
RW
RW
Name
PAGEMODE
PREFETCH
HALFRE
RDHOLD
RDSTRB
RDSETUP
Bit
Name
Reset
Access
Description
31
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
30
PAGEMODE
0
RW
Page Mode Access Enable
Enables or disables page mode reads.
29
PREFETCH
0
RW
Prefetch Enable
Enables or disables prefetching of data from sequential address.
28
HALFRE
0
RW
Half Cycle REn Strobe Duration Enable
Enables or disables half cycle duration of the REn strobe in the last RDSTRB cycle.
27:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
17:16
RDHOLD
0x3
RW
Read Hold Time
Sets the number of cycles CSn is held active after the REn is deasserted. This interval is used for bus turnaround.
15:14
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
13:8
RDSTRB
0x3F
RW
Read Strobe Time
Sets the number of cycles the REn is held active. After the specified number of cycles, data is read. If set to 0, 1 cycle is inserted by HW.
7:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
1:0
RDSETUP
0x3
RW
Read Setup Time
Sets the number of cycles the address setup before REn is asserted.
Summary of Contents for Giant Gecko EFM32GG
Page 842: ......