...the world's most energy friendly microcontrollers
2016-04-28 - Giant Gecko Family - d0053_Rev1.20
387
www.silabs.com
Offset
Bit Position
0x3C814
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
Access
RW
RW
RW
RW
RW
RW
RW
RW
RW
Name
NAKMSK
BBLEERRMSK
OUTPKTERRMSK
BACK2BACKSETUP
OUTTKNEPDISMSK
SETUPMSK
AHBERRMSK
EPDISBLDMSK
XFERCOMPLMSK
Bit
Name
Reset
Access
Description
31:14
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
13
NAKMSK
0
RW
NAK interrupt Mask
Set to 1 to unmask NAK Interrupt.
12
BBLEERRMSK
0
RW
Babble Error interrupt Mask
Set to 1 to unmask BBLEERR Interrupt.
11:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
8
OUTPKTERRMSK
0
RW
OUT Packet Error Mask
Set to 1 to unmask OUTPKTERR Interrupt.
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
6
BACK2BACKSETUP
0
RW
Back-to-Back SETUP Packets Received Mask
Set to 1 to unmask BACK2BACKSETUP Interrupt. Applies to control OUT endpoints only.
5
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
4
OUTTKNEPDISMSK
0
RW
OUT Token Received when Endpoint Disabled Mask
Set to 1 to unmask OUTTKNEPDIS Interrupt. Applies to control OUT endpoints only.
3
SETUPMSK
0
RW
SETUP Phase Done Mask
Set to 1 to unmask SETUP Interrupt. Applies to control endpoints only.
2
AHBERRMSK
0
RW
AHB Error
Set to 1 to unmask AHBERR Interrupt.
1
EPDISBLDMSK
0
RW
Endpoint Disabled Interrupt Mask
Set to 1 to unmask EPDISBLD Interrupt.
0
XFERCOMPLMSK
0
RW
Transfer Completed Interrupt Mask
Set to 1 to unmask XFERCOMPL Interrupt.
15.6.45 USB_DAINT - Device All Endpoints Interrupt Register
When a significant event occurs on an endpoint, a Device All Endpoints Interrupt register interrupts
the application using the Device OUT Endpoints Interrupt bit or Device IN Endpoints Interrupt bit of
the Core Interrupt register (USB_GINTSTS.OEPINT or USB_GINTSTS.IEPINT, respectively). There is
one interrupt bit per endpoint. For a bidirectional endpoint, the corresponding IN and OUT interrupt
bits are used. Bits in this register are set and cleared when the application sets and clears bits in the
corresponding Device Endpoint Interrupt register (USB_DIEP0INT/USB_DIEPx_INT, USB_DOEP0INT/
USB_DOEPx_INT).
Summary of Contents for Giant Gecko EFM32GG
Page 842: ......