...the world's most energy friendly microcontrollers
2016-04-28 - Giant Gecko Family - d0053_Rev1.20
518
www.silabs.com
Bit
Name
Reset
Access
Description
Write to 1 to set the RXOF interrupt flag.
2:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
0
TXC
0
W1
Set TX Complete Interrupt Flag
Write to 1 to set the TXC interrupt flag.
19.5.14 LEUARTn_IFC - Interrupt Flag Clear Register
Offset
Bit Position
0x034
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
Access
W1
W1
W1
W1
W1
W1
W1
W1
W1
Name
SIGF
STARTF
MPAF
FERR
PERR
TXOF
RXUF
RXOF
TXC
Bit
Name
Reset
Access
Description
31:11
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
10
SIGF
0
W1
Clear Signal-Frame Interrupt Flag
Write to 1 to clear the SIGF interrupt flag.
9
STARTF
0
W1
Clear Start-Frame Interrupt Flag
Write to 1 to clear the STARTF interrupt flag.
8
MPAF
0
W1
Clear Multi-Processor Address Frame Interrupt Flag
Write to 1 to clear the MPAF interrupt flag.
7
FERR
0
W1
Clear Framing Error Interrupt Flag
Write to 1 to clear the FERR interrupt flag.
6
PERR
0
W1
Clear Parity Error Interrupt Flag
Write to 1 to clear the PERR interrupt flag.
5
TXOF
0
W1
Clear TX Overflow Interrupt Flag
Write to 1 to clear the TXOF interrupt flag.
4
RXUF
0
W1
Clear RX Underflow Interrupt Flag
Write to 1 to clear the RXUF interrupt flag.
3
RXOF
0
W1
Clear RX Overflow Interrupt Flag
Write to 1 to clear the RXOF interrupt flag.
2:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
0
TXC
0
W1
Clear TX Complete Interrupt Flag
Write to 1 to clear the TXC interrupt flag.
Summary of Contents for Giant Gecko EFM32GG
Page 842: ......