...the world's most energy friendly microcontrollers
2016-04-28 - Giant Gecko Family - d0053_Rev1.20
834
www.silabs.com
14.33. EBI TFT Size .................................................................................................................................. 201
14.34. EBI TFT Direct Drive from Internal Memory ........................................................................................... 202
14.35. EBI TFT Direct Drive from External Memory (non-multiplexed address/data) ................................................ 203
14.36. EBI TFT Direct Drive from External Memory (multiplexed address/data) ...................................................... 203
14.37. EBI Direct Drive Address ................................................................................................................... 204
14.38. EBI TFT Alpha Blending and Masking .................................................................................................. 205
14.39. EBI TFT Pixel Timing ........................................................................................................................ 208
14.40. EBI TFT Direct Drive Internal Timing ................................................................................................... 208
14.41. EBI TFT Direct Drive External Timing .................................................................................................. 208
14.42. EBI TFT Horizontal Porch Timing ........................................................................................................ 209
14.43. EBI TFT Vertical Porch Timing ........................................................................................................... 209
14.44. EBI TFT Pixel Timing: EBI_DCLK driven off Positive Edge Internal Clock .................................................... 209
14.45. EBI TFT Pixel Timing: EBI_DCLK driven off Negative Edge Internal Clock ................................................... 210
14.46. EBI TFT Interrupts ........................................................................................................................... 211
15.1. USB Block Diagram ........................................................................................................................... 243
15.2. Bus-powered Device .......................................................................................................................... 245
15.3. Self-powered Device .......................................................................................................................... 245
15.4. Self-powered Device (with bus-power switch) .......................................................................................... 246
15.5. OTG Dual Role Device (5V) ................................................................................................................ 247
15.6. OTG Dual Role Device (5V step-up regulator) ......................................................................................... 247
15.7. Host ................................................................................................................................................ 248
15.8. Transmit Transaction-Level Operation in Slave Mode ................................................................................ 255
15.9. Receive Transaction-Level Operation in Slave Mode ................................................................................ 255
15.10. Transmit FIFO Write Task in Slave Mode ............................................................................................. 260
15.11. Receive FIFO Read Task in Slave Mode .............................................................................................. 260
15.12. Normal Bulk/Control OUT/SETUP and Bulk/Control IN Transactions in Slave Mode ....................................... 262
15.13. Normal Bulk/Control OUT/SETUP and Bulk/Control IN Transactions in DMA Mode ........................................ 267
15.14. Interrupt Service Routine for Bulk/Control OUT Transaction in DMA Mode ................................................... 268
15.15. Normal Interrupt OUT/IN Transactions in Slave Mode ............................................................................. 272
15.16. Normal Interrupt OUT/IN Transactions in DMA Mode .............................................................................. 276
15.17. Normal Isochronous OUT/IN Transactions in Slave Mode ........................................................................ 280
15.18. Normal Isochronous OUT/IN Transactions in DMA Mode ......................................................................... 283
15.19. Processing a SETUP Packet .............................................................................................................. 291
15.20. Two-Stage Control Transfer ............................................................................................................... 294
15.21. Receive FIFO Packet Read in Slave Mode ........................................................................................... 295
15.22. Slave Mode Bulk OUT Transaction ...................................................................................................... 299
15.23. ISOC OUT Application Flow for Periodic Transfer Interrupt Feature ............................................................ 304
15.24. Isochronous OUT Core Internal Flow for Periodic Transfer Interrupt Feature ................................................ 305
15.25. Bulk IN Stall .................................................................................................................................... 309
15.26. USBTRDTIM Max Timing Case ERROR wrong image ............................................................................. 312
15.27. Slave Mode Bulk IN Transaction ......................................................................................................... 314
15.28. Slave Mode Bulk IN Transfer (Pipelined Transaction) .............................................................................. 316
15.29. Slave Mode Bulk IN Two-Endpoint Transfer .......................................................................................... 317
15.30. Periodic IN Application Flow for Periodic Transfer Interrupt Feature ............................................................ 321
15.31. Periodic IN Core Internal Flow for Periodic Transfer Interrupt Feature ......................................................... 323
15.32. SRP Detection by Core When Operating as A-device .............................................................................. 327
15.33. SRP Initiation by the Core When Acting as a B-Device ............................................................................ 328
15.34. HNP When the Core is an A-Device .................................................................................................... 329
15.35. HNP When the Core is a B-Device ..................................................................................................... 330
15.36. Core Interrupt Handler ...................................................................................................................... 338
16.1. I
2
C Overview .................................................................................................................................... 416
16.2. I
2
C-Bus Example ............................................................................................................................... 416
16.3. I
2
C START and STOP Conditions ......................................................................................................... 417
16.4. I
2
C Bit Transfer on I
2
C-Bus ................................................................................................................. 417
16.5. I
2
C Single Byte Write to Slave ............................................................................................................. 418
16.6. I
2
C Double Byte Read from Slave ......................................................................................................... 418
16.7. I
2
C Single Byte Write, then Repeated Start and Single Byte Read ............................................................... 418
16.8. I
2
C Master Transmitter/Slave Receiver with 10-bit Address ........................................................................ 419
16.9. I
2
C Master Receiver/Slave Transmitter with 10-bit Address ........................................................................ 419
16.10. I
2
C Master State Machine .................................................................................................................. 423
16.11. I
2
C Slave State Machine ................................................................................................................... 430
17.1. USART Overview ............................................................................................................................... 450
17.2. USART Asynchronous Frame Format .................................................................................................... 451
17.3. USART Transmit Buffer Operation ........................................................................................................ 455
17.4. USART Receive Buffer Operation ......................................................................................................... 457
17.5. USART Sampling of Start and Data Bits ................................................................................................ 458
17.6. USART Sampling of Stop Bits when Number of Stop Bits are 1 or More ....................................................... 459
17.7. USART Local Loopback ...................................................................................................................... 460
17.8. USART Half Duplex Communication with External Driver ........................................................................... 461
17.9. USART Transmission of Large Frames .................................................................................................. 462
17.10. USART Transmission of Large Frames, MSBF ...................................................................................... 462
17.11. USART Reception of Large Frames ..................................................................................................... 463
17.12. USART ISO 7816 Data Frame Without Error ......................................................................................... 464
17.13. USART ISO 7816 Data Frame With Error ............................................................................................. 465
Summary of Contents for Giant Gecko EFM32GG
Page 842: ......